Talent.com
Senior ASIC Design Engineer – Clocks IP
Senior ASIC Design Engineer – Clocks IPNVIDIA Corporation • Santa Clara, CA, United States
[error_messages.no_longer_accepting]
Senior ASIC Design Engineer – Clocks IP

Senior ASIC Design Engineer – Clocks IP

NVIDIA Corporation • Santa Clara, CA, United States
[job_card.30_days_ago]
[job_preview.job_type]
  • [job_card.full_time]
[job_card.job_description]

NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life’s work, to amplify human creativity and intelligence. Make the choice to join us today.Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 212,750 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and .Applications for this job will be accepted at least until November 18, 2025.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.The clocks group is looking for a top-notch ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab.

  • What you'll be doing :
  • As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements.
  • Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural / design / physical constraints.
  • Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL.
  • Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking.
  • Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams.
  • Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup.
  • What we need to see :
  • BS in Electrical Engineering or equivalent experience (MS preferred)
  • 3+ years of relevant work experience.
  • Deep understanding of logic optimization techniques and PPA trade-offs.
  • Excellent interpersonal skills and ability to collaborate with multiple teams.
  • Experience in RTL design (Verilog), verification and logic synthesis.
  • Strong coding skills in python or other industry-standard scripting languages.
  • Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus.
  • Implementing on-chip clocking networks is a bonus
  • Ways to stand out from the crowd :
  • Experience with clocks controller, clocks logic design
  • Understanding of system level artifacts like power, noise, etc
  • Experience with scalable designs and architecture.
  • Hands- on silicon debug is a plus.#LI-Hybrid

#J-18808-Ljbffr

[job_alerts.create_a_job]

Asic Design Engineer • Santa Clara, CA, United States

[internal_linking.related_jobs]
ASIC Engineer, Design Sunnyvale, CA +1 locations • Data Center +3 more • Engineering +2 more Da[...]

ASIC Engineer, Design Sunnyvale, CA +1 locations • Data Center +3 more • Engineering +2 more Da[...]

Meta • Sunnyvale, CA, United States
[job_card.full_time]
ASIC Engineer, DesignASIC Engineer, Design Responsibilities • Architecture exploration • Micro-architecture development • Soft and hard IP identification, selection and integration.Collaboration with ...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
ASIC Design Engineer

ASIC Design Engineer

NVIDIA Corporation • Santa Clara, CA, United States
[job_card.full_time]
NVIDIA is looking for an ASIC Design Engineer to join our Memory Subsystem Team! As an ASIC Design engineer at NVIDIA, you'll join a group of hard-working engineers to design and implement innovati...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior Silicon Design Engineer

Senior Silicon Design Engineer

Advanced Micro Devices • San Jose, CA, United States
[job_card.full_time]
WHAT YOU DO AT AMD CHANGES EVERYTHING.At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded syst...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior R&D Engineer

Senior R&D Engineer

Synopsys • Mountain View, CA, United States
[job_card.full_time]
The Senior R&D Engineer is responsible for the deployment and maintenance of cloud-based HPC infrastructure.In this role, the Senior R&D Engineer will use advanced technical and problem-solving ski...[show_more]
[last_updated.last_updated_30] • [promoted]
Lead ASIC Design Engineer

Lead ASIC Design Engineer

www.rekruiter.in • Santa Clara, CA, United States
[job_card.full_time]
We are currently on a hunt for a.Work with customer, vendors and internal teams.Support customer’s design through all phases of ASIC execution. Ensure designs meets product performance requirements ...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior DSP and ASIC Engineer

Senior DSP and ASIC Engineer

Broadcom • San Jose, CA, United States
[job_card.full_time]
Looking for a design engineer to work on challenging high speed design of complex modules for Ethernet and PCIE cores used across multiple chips. You will be responsible for the modeling and simulat...[show_more]
[last_updated.last_updated_variable_hours] • [promoted] • [new]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

Persimmons • San Jose, CA, US
[job_card.full_time]
[filters_job_card.quick_apply]
Persimmons is building the infrastructure that will power the next decade of AI.Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We’r...[show_more]
[last_updated.last_updated_variable_days]
Senior ASIC Design Engineer - AI Hardware & Compute

Senior ASIC Design Engineer - AI Hardware & Compute

Persimmons, Inc. • San Jose, CA, United States
[job_card.full_time]
A cutting-edge technology company in California is seeking a Senior ASIC Design Engineer to develop high-performance logic for AI applications. The ideal candidate will have over 5 years of hands-on...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Engineer

Senior ASIC Engineer

Hudson Manpower • San Jose, CA, US
[job_card.full_time]
A rapidly growing custom ASIC and SoC development company is seeking a.This role is ideal for professionals with stable work history, strong customer-facing experience, and full lifecycle ownership...[show_more]
[last_updated.last_updated_variable_days]
Principal ASIC Design Engineer

Principal ASIC Design Engineer

Fortinet • Sunnyvale, CA, United States
[job_card.full_time]
Fortinet is looking for a passionate ASIC Designer to join our R&D team! This role involves working on cutting edge high performance ASIC design from specification to RTL implementation.The new mem...[show_more]
[last_updated.last_updated_30] • [promoted]
Director of ASIC Design — Lead High‑Speed Silicon

Director of ASIC Design — Lead High‑Speed Silicon

Credo • San Jose, CA, United States
[job_card.full_time]
A leading technology firm in San Jose is seeking a Director of ASIC Design to lead the development of advanced ASIC solutions. The role involves managing teams, driving projects from concept to prod...[show_more]
[last_updated.last_updated_variable_hours] • [promoted] • [new]
ASIC Design Engineer

ASIC Design Engineer

Apple Inc. • Santa Clara, CA, United States
[job_card.full_time]
Santa Clara, California, United States Hardware.The ideal candidate will have experience in ASIC design with : - Architecture research and / or development of memory or highly interconnected system arc...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior ASIC Design Engineer - Circuits & Mixed-Signal IP

Senior ASIC Design Engineer - Circuits & Mixed-Signal IP

NVIDIA • Santa Clara, CA, United States
[job_card.full_time]
A leading technology firm is seeking a Senior ASIC Design Engineer to join their Circuit Solutions Group.The role involves collaborating with teams to develop architecture for mixed-signal chips, d...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

SQL Pager LLC • Sunnyvale, CA, United States
[job_card.full_time]
To help develop an ASIC for our automotive and Data Center artificial intelligence computing architecture.Participating in Architecture definition and modeling, verification test plan and testbench...[show_more]
[last_updated.last_updated_30] • [promoted]
Senior ASIC Design Engineer

Senior ASIC Design Engineer

Talently • San Jose, CA, United States
[job_card.full_time]
On Site - San Jose, California, United States.ASIC Design, SystemVerilog, High Performance Compute, High-Speed Data Transport, PCIe / HBM. About the Technology Company / The Opportunity.Join a rapidly...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
ASIC Design Engineer

ASIC Design Engineer

Theconstructsim • Milpitas, CA, United States
[job_card.full_time]
Job Title : Front-End ASIC Design Engineer.Support customer’s design through all phases of ASIC execution at Socionext.Ensure designs meet product Performance-Power-Area-Schedule requirements.Tasks ...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Senior ICE Emulation Design Engineer

Senior ICE Emulation Design Engineer

Axiado Corporation • San Jose, CA, United States
[job_card.full_time]
Axiado is an AI-enhanced security processor company redefining the control and management of every digital system.The company was founded in 2017, and currently has 150+ employees.At Axiado, develo...[show_more]
[last_updated.last_updated_variable_days] • [promoted]
Sr. Hardware Design Engineer - x86 / GPU / HPC Servers (27733)

Sr. Hardware Design Engineer - x86 / GPU / HPC Servers (27733)

Supermicro • San Jose, CA, United States
[job_card.full_time]
Supermicro is a Top Tier provider of advanced server, storage, and networking solutions for Data Center, Cloud Computing, Enterprise IT, Hadoop / Big Data, Hyperscale, HPC and IoT / Embedded customers...[show_more]
[last_updated.last_updated_30] • [promoted]