Talent.com
Senior RTL Design Engineer
Senior RTL Design EngineerMythic, Inc. • Palo Alto, CA, United States
Senior RTL Design Engineer

Senior RTL Design Engineer

Mythic, Inc. • Palo Alto, CA, United States
job_description.job_card.30_days_ago
serp_jobs.job_preview.job_type
  • serp_jobs.job_card.full_time
job_description.job_card.job_description

We’re hiring experienced RTL Design Engineers to play a key role in designing and implementing the components that will bring our next-generation AI processors to life.

About Us :

Mythic is building the future of AI computing with breakthrough analogtechnology that delivers 100× the performance of traditional digital systemsat the same power and cost. This unlocks bigger, more capable models andfaster, more responsive applications - whether in edge devices like drones,robotics, and sensors, or in cloud and data center environments. Ourtechnology powers everything from large language models and CNNs toadvanced signal processing, and is engineered to operate from –40 °C to +125 °C, making it ideal for industrial, automotive, aerospace, and defense.

We’ve raised over $100M from world-class investors including Softbank,Threshold Ventures, Lux Capital, and DCVC, and secured multi-million-dollarcustomer contracts across multiple markets.

The salary range for this position is $120,000–$225,000+ annually. Actualcompensation depends on experience, skills, qualifications, and location.

RTL Design at Mythic :

At Mythic, our RTL design team is at the heart of transforming our custom digital dataflow architecture into working silicon. This architecture incorporates a novel scheduling subsystem, high-performance interconnect fabric, and advanced DMA engines. Together with our Analog Compute Engines, these critical technologies enable unprecedented efficiency for modern AI workloads. RTL engineers take ownership of microarchitecture and RTL implementation, designing high-performance, low-power logic that drives our breakthrough AI hardware.

The team works closely with architecture, custom analog IP, compiler, verification, emulation, and post-silicon groups to ensure every component integrates seamlessly into the full system. Because today’s AI workloads push the limits of performance, memory, and efficiency, our RTL engineers apply both creativity and rigor to deliver designs that meet aggressive PPA (performance, power, area) goals while ensuring correctness. We welcome engineers at all levels who are excited to tackle challenging design problems and play a key role in building the next generation of AI compute hardware.

Responsibilities

  • Design and implement RTL for Mythic's next-generation AI processor.
  • Contribute to the development of a novel digital dataflow architecture, including a sophisticated scheduling subsystem, high-performance interconnect fabric, and advanced DMA engines.
  • Develop and optimize high-performance, low-power components such as datapaths, controllers, memory subsystems, and interconnects.
  • Collaborate with architects and verification engineers to define microarchitecture and ensure functional correctness.
  • Drive timing closure by working closely with synthesis and physical design teams.
  • Participate in design reviews and contribute to improving RTL coding practices and methodologies.

Requirements

  • Bachelor’s, Master’s, or Ph.D. degree in Electrical Engineering, Computer Engineering, or Computer Science.
  • 8+ years of industry experience in RTL design, microarchitecture, and architecture development.
  • Solid understanding of computer architecture fundamentals (pipelines, caches, coherence, memory hierarchies).
  • Hands‑on experience with one or more of the following subsystems : scheduling fabrics, high‑performance interconnects, DMA engines, memory controllers, or datapath / control logic.
  • Proficiency in Verilog / SystemVerilog and industry‑standard RTL coding guidelines.
  • Familiarity with timing constraints, physical design considerations, and EDA flows.
  • Hands‑on experience with simulation, synthesis, linting, and static timing analysis tools.
  • Strong problem‑solving and communication skills with ability to work in cross‑functional teams.
  • Preferred Qualifications

  • Familiarity with network‑on‑chip (NoC) architectures.
  • Expertise in low‑power design techniques (clock gating, power gating, multi‑voltage domains).
  • Experience with timing closure in advanced technology nodes and collaboration with physical design teams.
  • Strong skills in performance modeling and trade‑off analysis (PPA optimization).
  • Hands‑on experience with emulation / FPGA prototyping for early RTL validation.
  • Familiarity with AI, DSP, or other parallel compute architectures.
  • Strong scripting ability (Python or similar) for design automation and productivity.
  • At Mythic, we foster a collaborative and respectful environment where people can do their best work. We hiresmart, capable individuals, provide the tools and support they need, and trust them to deliver. Our team brings a wide range of experiences and perspectives, which we see as a strength in solving hard problems together. We value professionalism, creativity, and integrity, and strive to make Mythic a place where every employee feels they belong and can contribute meaningfully.

    #J-18808-Ljbffr

    serp_jobs.job_alerts.create_a_job

    Senior Design Engineer • Palo Alto, CA, United States

    Job_description.internal_linking.related_jobs
    Senior Staff RTL Design Engineer

    Senior Staff RTL Design Engineer

    AMD • San Jose, California, United States
    serp_jobs.job_card.full_time
    Your actual pay will be based on your skills and experience — talk with your recruiter to learn more.What you do at AMD AMD's mission is to build great products that accelerate next‑generation comp...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior ASIC Design Engineer - RTL for GPUs / SoCs + Equity

    Senior ASIC Design Engineer - RTL for GPUs / SoCs + Equity

    NVIDIA • Santa Clara, CA, United States
    serp_jobs.job_card.full_time
    A leading technology firm in California is seeking a Senior ASIC Design Engineer to join their GPU Design team.This role involves implementing and delivering high-performance RTL and collaborating ...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior Digital Design Engineer

    Senior Digital Design Engineer

    Credo • San Jose, CA, United States
    serp_jobs.job_card.full_time
    Get AI-powered advice on this job and more exclusive features.Credo is engineering the future of high-speed connectivity for the AI-driven world. With a deeply rooted legacy of innovation and a pass...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior Staff Engineer, Serdes Layout Design

    Senior Staff Engineer, Serdes Layout Design

    Samsung Semiconductor • San Jose, CA, United States
    serp_jobs.job_card.full_time
    Senior Staff Engineer, Serdes Layout Design.Location : Daily onsite presence at our San Jose, CA headquarters in alignment with our Flexible Work policy. As a senior high‑speed mixed‑signal layout / an...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_30 • serp_jobs.job_card.promoted
    SoC Cache Design Engineer - RTL & Performance

    SoC Cache Design Engineer - RTL & Performance

    Apple Inc. • Santa Clara, CA, United States
    serp_jobs.job_card.full_time
    A leading technology company in Santa Clara is seeking a hardware engineer to design and develop cache subsystems for high-performance systems on chip (SoC). Responsibilities include tailoring hardw...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior RTL Design Engineer

    Senior RTL Design Engineer

    CareerArc • San Jose, CA, United States
    serp_jobs.job_card.full_time
    WHAT YOU DO AT AMD CHANGES EVERYTHING.At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded syst...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    RTL Design Engineer

    RTL Design Engineer

    Objectwin Technology Inc. • Santa Clara, California, United States
    serp_jobs.job_card.temporary
    serp_jobs.filters_job_card.quick_apply
    Santa Clara, CA 95054 (100% REMOTE).Responsible for RTL design using Verilog HDL for implementation and debug.Read and comprehend Analog Macro level architectural specification.Modelling Analog-Mix...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_30
    Senior Principal Emulation Design Engineer

    Senior Principal Emulation Design Engineer

    Cadence Design Systems • San Jose, CA, United States
    serp_jobs.job_card.full_time
    Senior Principal Emulation Design Engineer page is loaded## Senior Principal Emulation Design Engineerlocations : SAN JOSEtime type : Full timeposted on : Posted Todaytime left to apply : End D...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior RTL Design Engineer

    Senior RTL Design Engineer

    Mythic, Inc. • Palo Alto, CA, United States
    serp_jobs.job_card.full_time
    We’re hiring experienced RTL Design Engineers to play a key role in designing and implementing the components that will bring our next-generation AI processors to life. Mythic is building the future...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_30 • serp_jobs.job_card.promoted
    RTL Engineer

    RTL Engineer

    Signature IT World Inc • Sunnyvale, California, United States
    serp_jobs.job_card.full_time
    We are urgently seeking experienced RTL Engineers to join our team.The selected candidates will be responsible for developing and executing verification plans, building robust verification environm...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior Staff RTL Design Engineer

    Senior Staff RTL Design Engineer

    Advanced Micro Devices • San Jose, CA, United States
    serp_jobs.job_card.full_time
    WHAT YOU DO AT AMD CHANGES EVERYTHING.At AMD, our mission is to build great products that accelerate next‑generation computing experiences—from AI and data centers, to PCs, gaming and embedded syst...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    ASIC / SOC Micro-Architect and RTL Design Engineer

    ASIC / SOC Micro-Architect and RTL Design Engineer

    MatX • Mountain View, CA, United States
    serp_jobs.job_card.full_time
    ASIC / SOC Micro-Architect and RTL Design Engineer.MatX is on a mission to be the compute platform for AGI.We are developing vertically integrated full-stack solutions from silicon to systems includi...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_30 • serp_jobs.job_card.promoted
    Micro-Architect / RTL Design - CPU, Principal

    Micro-Architect / RTL Design - CPU, Principal

    d-Matrix • Santa Clara, CA, United States
    serp_jobs.job_card.full_time
    AI to power the transformation of technology.We are at the forefront of software and hardware innovation, pushing the boundaries of what is possible. We value humility and believe in direct communic...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior Staff Engineer, Hardware Design TPL

    Senior Staff Engineer, Hardware Design TPL

    Celestica Inc. • San Jose, CA, United States
    serp_jobs.job_card.full_time
    Press Tab to Move to Skip to Content Link.Select how often (in days) to receive an alert : .Senior Staff Engineer, Hardware Design TPL. Senior Staff Engineer, Hardware Design.As a Technical Product Le...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_30 • serp_jobs.job_card.promoted
    Senior Staff Design Engineer

    Senior Staff Design Engineer

    Real Communications Inc • San Jose, CA, US
    serp_jobs.job_card.full_time
    The company is the leader of technologies in video compression, ADSL and VDSL which generate cost-effective and high performance solution for its customers. Silicon Valley, San Jose, California.We o...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior ICE Emulation Design Engineer

    Senior ICE Emulation Design Engineer

    Axiado Corporation • San Jose, CA, United States
    serp_jobs.job_card.full_time
    Axiado is an AI-enhanced security processor company redefining the control and management of every digital system.The company was founded in 2017, and currently has 150+ employees.At Axiado, develo...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior RTL Design Engineer – High-Speed Interfaces

    Senior RTL Design Engineer – High-Speed Interfaces

    Advanced Micro Devices, Inc. • San Jose, California, United States
    serp_jobs.job_card.full_time
    A leading semiconductor company is looking for a Senior Design Engineer in San Jose, California.The role involves RTL design and validation of high-speed interfaces, along with mentoring other engi...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted
    Senior FPGA Design Engineer - RTL & Vivado Specialist

    Senior FPGA Design Engineer - RTL & Vivado Specialist

    Capgemini Engineering • San Jose, CA, US
    serp_jobs.job_card.full_time
    A global engineering and R&D services leader is looking for a Talent Acquisition Manager in San Jose, California.The ideal candidate will possess strong RTL design skills and hands-on experienc...serp_jobs.internal_linking.show_more
    serp_jobs.last_updated.last_updated_variable_days • serp_jobs.job_card.promoted